# New logic minimization techniques with applications to cryptology. 

Joan Boyar*<br>joan@imada.sdu.dk

René Peralta ${ }^{\dagger}$<br>rene.peralta@nist.gov


#### Abstract

A new technique for combinational circuit optimization is described in the context of S-boxes. The technique is a two-step process. In the first step, the non-linearity of the circuit - as measured by the number of non-linear gates it contains - is reduced. The second step reduces the number of gates in the linear components of the already reduced circuit. The technique can be applied to arbitrary circuits, and seems to yield improvements even on circuits that have already been optimized by standard methods. We apply our technique to the S-box of the Advanced Encryption Standard (AES). The result is, as far as we know, the smallest circuit yet constructed for this function.


Keywords: AES; S-box; finite field inversion; circuit complexity; multiplicative complexity.

## 1 Introduction

Constructing an optimal circuit for an arbitrary function is an intractable problem under almost any meaningful metric (gate count, depth, energy consumption, etc.). In practice, no known techniques can necessarily find optimal circuits for functions with as few as eight Boolean inputs and one Boolean output (there are $2^{256}$ such functions). For example, the multiplicative circuit complexity of the Boolean function $E_{4}^{8}$, which is true if and only if exactly four of its eight input bits are true, is unknown [1]. In practice, we build circuit implementations of functions using a variety of heuristics. Many of these heuristics have exponential time complexity and thus can only be applied to small components of a circuit being built. This works reasonably well for functions that naturally decompose into repeated use of small components. Such functions include arithmetic functions (which we often build using full adders), matrix

[^0]multiplication (which decomposes into multiplication of small submatrices), and more complex functions such as cryptographic functions based on substitution-permutation networks.

This work presents a new technique for circuit optimization. The technique can be applied to arbitrary circuits, and seems to yield improvements even on circuits that have already been optimized by standard methods. We apply our technique to the S-box of AES, which, in addition to being used in AES, has been used in several proposals for a new hash function standard ${ }^{1}$. The result is, as far as we know ${ }^{2}$, the smallest circuit yet constructed for this function. The circuit contains 32 AND gates and $83 \mathrm{XOR} / \mathrm{XNOR}$ gates for a total of 115 gates.

Our circuits are over the basis $\{\oplus, \wedge, 1\}$. This basis is logically complete: any Boolean circuit can be transformed into this form using only local replacements. The circuit operations can be viewed either as performing Boolean logic or arithmetic modulo 2. The number of $\wedge$ gates is called the multiplicative complexity of the circuit. Connected components of the circuit containing $\wedge$ gates are called non-linear. Components free of $\wedge$ gates are called linear.

## 2 Combinational circuit optimization

The techniques described here would generally be applied to subcircuits of a larger circuit, such as an S-box in a cryptographic application, which have relatively few inputs and outputs connecting them to the remainder of the circuit. The key observation that led us to our techniques is that circuits with low multiplicative complexity will naturally have large sections which are purely linear (i.e. contain only $\oplus$ gates). Thus
it is plausible that a two-step process, which first reduces multiplicative complexity and then optimizes linear components, leads to small circuits.

We have, of course, no way of proving this hypothesis. But the constructions in this paper support it.

## First step

The first step of our technique consists of identifying non-linear components of the subcircuit to be optimized and reducing the number of $\wedge$ gates. This is not easy to do. For example, the two circuits below compute the same function. But it is not obvious how to algorithmically transform one into the other.

[^1]

Finding circuits with minimum multiplicative complexity is, in all likelihood, a highly intractable problem. However, recent work on multiplicative complexity contains an arsenal of reduction techniques that in practice yield circuits with small, and often optimal, multiplicative complexity [1]. That work focuses exclusively on symmetric functions (those whose value depends only on the Hamming weight of the input). In this paper, however, we use ad-hoc heuristics to construct a circuit with low multiplicative complexity for inversion in $G F\left(2^{4}\right)$. The technique is partially described in Section 3.

## Second step

The second step of our technique consists of finding maximal linear components of the circuit and then minimizing the number of XOR gates needed to compute the target functions computed in these linear components. A new heuristic for this computationally intractable problem is described in Section 4.

## 3 AES's S-box

The non-linear operation in AES's S-box is to compute an inverse in the field $G F\left(2^{8}\right)$. A recursive method for building a circuit for inverses in $G F\left(2^{m n}\right)$, given a circuit for inverses in $G F\left(2^{m}\right)$, is due to Itoh and Tsujii [4]. The circuits produced by this method are said to have a tower fields architecture. Since there are multiple possible representations for Galois fields, several authors have concentrated on finding representations that yield efficient circuits under the tower fields architecture. We use the same general technique for the reduction from inversion in $G F\left(2^{8}\right)$ to $G F\left(2^{4}\right)$ inversion, but we use a completely different technique for computing the inversion in $G F\left(2^{4}\right)$. We then place the optimized circuit for $G F\left(2^{4}\right)$ inversion in its appropriate place in AES's S-box and apply a novel optimization technique on the linear parts of the resulting circuit.

## $G F\left(2^{4}\right)$ inversion - A non-linear component

The tower fields architecture for inversion in $G F\left(2^{8}\right)$ has (non-trivial) easily identifiable non-linear components corresponding to inversion in subfields. The first step in our method is to focus on one of these components and derive a circuit that uses few gates. The component for inversion in $G F\left(2^{2}\right)$ is too small for us to benefit significantly from optimizing it. Instead we focus on inversion in $G F\left(2^{4}\right)$.

Using the representation Canright [3] has concluded is best for his techniques, $G F\left(2^{4}\right)$ is represented using the normal basis $\left(Z^{2}, Z^{8}\right)$ over $G F\left(2^{2}\right)$. An element $\delta \in G F\left(2^{4}\right)$ would be written as $\delta_{1} Z^{2}+\delta_{2} Z^{8}$, where $\delta_{1}, \delta_{2} \in G F\left(2^{2}\right)$. The four elements of $G F\left(2^{2}\right)$ are represented using the normal basis $\left(W, W^{2}\right)$, so an element $\gamma$ would be written as $\gamma_{1} W+\gamma_{2} W^{2}$, where $\gamma_{1}, \gamma_{2} \in G F(2)$. Both $Z^{2}$ and $Z^{8}$ satisfy $z^{2}+z+W^{2}=0$, and $W$ and $W^{2}$ satisfy $w^{2}+w+1=0$. From these two equations, one can calculate that $Z^{4}=Z^{2}+W, Z^{8}=Z^{2}+1, Z^{10}=Z^{4}+Z^{2}=W, Z^{16}=Z^{8}+W^{2}$, $W^{3}=W^{2}+W, W^{4}=W$, and $W^{5}=W^{2}$. These equations can be used to reduce expressions to check equalities.

Using this representation, an element of $G F\left(2^{4}\right)$ can be written as $\Delta=\left(x_{1} W+\right.$ $\left.x_{2} W^{2}\right) Z^{2}+\left(x_{3} W+x_{4} W^{2}\right) Z^{8}$, where $x_{1}, x_{2}, x_{3}, x_{4} \in G F(2)$. The inverse of this element, $\Delta^{\prime}=\left(y_{1} W+y_{2} W^{2}\right) Z^{2}+\left(y_{3} W+y_{4} W^{2}\right) Z^{8}$, can then be calculated using the following polynomials over $G F(2)$ :

- $y_{1}=x_{2} x_{3} x_{4}+x_{1} x_{3}+x_{2} x_{3}+x_{3}+x_{4}$
- $y_{2}=x_{1} x_{3} x_{4}+x_{1} x_{3}+x_{2} x_{3}+x_{2} x_{4}+x_{4}$
- $y_{3}=x_{1} x_{2} x_{4}+x_{1} x_{3}+x_{1} x_{4}+x_{1}+x_{2}$
- $y_{4}=x_{1} x_{2} x_{3}+x_{1} x_{3}+x_{1} x_{4}+x_{2} x_{4}+x_{2}$

The fact that $\Delta^{\prime}$ is the inverse of $\Delta$ can be verified by multiplying the two elements together and reducing using the equations mentioned above (along with $x^{2}=x$ and $x+x=0)$. The symbolic result is $\left(Q W+Q W^{2}\right) Z^{2}+\left(Q W+Q W^{2}\right) Z^{8}$, where $Q=x_{1} x_{2} x_{3} x_{4}+x_{1} x_{2} x_{3}+x_{1} x_{2} x_{4}+x_{1} x_{3} x_{4}+x_{2} x_{3} x_{4}+x_{1} x_{2}+x_{1} x_{3}+x_{1} x_{4}+x_{2} x_{3}+$ $x_{2} x_{4}+x_{3} x_{4}+x_{1}+x_{2}+x_{3}+x_{4}$. The fact that the value of $Q$ is 1 unless all four variables have the value 0 , when it is 0 , can be seen by observing that it is the symmetric function $\Sigma_{1}^{4}+\Sigma_{2}^{4}+\Sigma_{3}^{4}+\Sigma_{4}^{4}$. If exactly one variable is set, then the first term gives the value 1 (and the others 0 ); if exactly two are set, then only the second gives the value 1 ; if three are set, then the first, second and third terms give the value 1 ; and if all four are set, then only the last gives the value 1 . Hence, the result is 1 , except for the zero input. ${ }^{3}$

Thus the task at hand is to construct a circuit with four inputs and four outputs that calculates the above system of equations using as few $\wedge$ gates as possible. Currently, our heuristic search programs can handle functions with one output and up to eight inputs. This means that we can directly construct optimal circuits for each of

[^2]| $t_{1}$ | $=x_{1}+x_{2}$ | $t_{2}$ | $=x_{1} \times x_{3}$ | $t_{3}=x_{4}+t_{2}$ |
| :--- | :--- | :--- | :--- | :--- |
| $t_{4}$ | $=t_{1} \times t_{3}$ | $y_{4}=x_{2}+t_{4}$ |  |  |
| $t_{6}$ | $=x_{2}+t_{2}$ | $t_{7}$ | $=t_{6} \times t_{5}$ | $t_{5}=x_{3}+x_{4}$ |
| $t_{8}=x_{3}+y_{2}$ | $t_{9}=t_{3}+y_{2}$ | $y_{2}=x_{4}+t_{7} \quad(*)$ |  |  |
| $y_{1}=t_{10}+t_{8}$ | $(*)$ | $t_{11}=t_{3}+t_{10}$ | $t_{10}=x_{4} \times t_{9}$ |  |
| $y_{3}=t_{12}+t_{1} \quad(*)$ |  | $t_{12}=y_{4} \times t_{11}$ |  |  |

Figure 1: Inversion in $G F\left(2^{4}\right)$.
the four equations individually, but not for the system itself. For the full system we took the following approach:

- pick an equation and construct an efficient circuit for it $;{ }^{4}$
- store intermediate functions computed in the previous steps for possible use in constructing a circuit for the next equation to be tackled;
- iterate until all equations have been computed.

We did this for each of the 24 orderings of $\left\{y_{1}, y_{2}, y_{3}, y_{4}\right\}$. The ordering $\left(y_{4}, y_{2}, y_{1}, y_{3}\right)$ gave the best results. The resulting circuit, expressed as a straight-line program over $\mathrm{GF}(2)$, is shown in Figure 1 (outputs are indicated by an $\left({ }^{*}\right)$ ).

This circuit contains $5 \wedge$ gates and $11 \oplus$ gates. It is a significant improvement over previous constructions, e.g. Paar's construction [5] has a gate count of $10 \wedge$ gates and $15 \oplus$ gates for the same function. It is harder to compare to Canright's construction [3]. In his original, he had $9 \wedge$ gates (and NAND gates) and $14 \oplus$ gates (and XNOR gates), but he optimized, allowing NOR gates. After this, he had 8 NAND gates, 2 NOR gates, and 9 XOR/XNOR gates.

The multiplicative complexity of a function is the number of $\mathrm{GF}(2)$ multiplications necessary and sufficient to compute it. Under the given representation for $G F\left(2^{4}\right)$, the multiplicative complexity of inversion is 5 . This can be argued as follows: the upper bound is clearly given by the construction. The four outputs that have to be computed all have degree 3 . One $\wedge$ is needed to compute a polynomial of degree 2 . Then, an additional $\wedge$ is necessary to produce each of the four linearly independent polynomials, since each is of degree 3 .

## A view of the structure of AES's S-box

In the previous section, using the tower fields architecture, we identified and optimized (with respect to multiplicative complexity) a major non-linear component in an implementation of the AES S-box. That completes the first step of our technique

[^3]for circuit optimization, but in other circuits, one may be able to identify more nonlinear components with few enough inputs that they can also be optimized before continuing. In the case of AES, after the non-linear portions of the circuit are optimized, as expected, a bird's-eye view of the resulting circuit reveals large linear connected components. In fact, from a cryptanalyst's point of view, the topology of the resulting circuit is potentially of interest: the S-box of AES consists of an initial linear expansion $U$ from 8 to 22 bits, followed by a non-linear contraction $F$ from 22 to 18 bits, and ending with a linear contraction $B$ from 18 to 8 bits. The $U$ and $B$ matrices are given below. AES's S-box is $S(\mathbf{x})=B \cdot F(U \cdot \mathbf{x})+[11000110]^{T}$, where - is matrix multiplication and $x$ is the 8 -bit S -box input. We do not know if there are any cryptanalytic implications to the structure of these matrices. The first row and last columns of $U$ should raise and eyebrow, as should the $12^{\text {th }}$ and last three columns of $B$. Note that the initial linear expansion and the linear contraction were defined to contain as much of the circuit as possible while still being linear. Thus, the portion of the circuit defined by $U$, for example, overlaps with the $G F\left(2^{8}\right)$ inversion. The next step was to minimize the circuits for computing $U$ and $B$.
\[

U=\left[$$
\begin{array}{llllllll}
0 & 0 & 0 & 0 & 0 & 0 & 0 & 1 \\
0 & 1 & 1 & 0 & 0 & 0 & 0 & 1 \\
1 & 1 & 1 & 0 & 0 & 0 & 0 & 1 \\
1 & 1 & 1 & 0 & 0 & 1 & 1 & 1 \\
0 & 1 & 1 & 1 & 0 & 0 & 0 & 1 \\
0 & 1 & 1 & 0 & 0 & 0 & 1 & 1 \\
1 & 0 & 0 & 1 & 1 & 0 & 1 & 1 \\
0 & 1 & 0 & 0 & 1 & 1 & 1 & 1 \\
1 & 0 & 0 & 0 & 0 & 1 & 0 & 0 \\
1 & 0 & 0 & 1 & 0 & 0 & 0 & 0 \\
1 & 1 & 1 & 1 & 1 & 0 & 1 & 0 \\
0 & 1 & 0 & 0 & 1 & 1 & 1 & 0 \\
1 & 0 & 0 & 1 & 0 & 1 & 1 & 0 \\
1 & 0 & 0 & 0 & 0 & 0 & 1 & 0 \\
0 & 0 & 0 & 1 & 0 & 1 & 0 & 0 \\
1 & 0 & 0 & 1 & 1 & 0 & 1 & 0 \\
0 & 0 & 1 & 0 & 1 & 1 & 1 & 0 \\
1 & 0 & 1 & 1 & 0 & 1 & 0 & 0 \\
1 & 0 & 1 & 0 & 1 & 1 & 1 & 0 \\
0 & 1 & 1 & 1 & 1 & 1 & 1 & 0 \\
1 & 1 & 0 & 1 & 1 & 1 & 1 & 0 \\
1 & 0 & 1 & 0 & 1 & 1 & 0 & 0
\end{array}
$$\right]
\]

$$
B=\left[\begin{array}{llllllllllllllllll}
0 & 0 & 0 & 1 & 1 & 0 & 1 & 1 & 0 & 1 & 1 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
1 & 1 & 0 & 0 & 0 & 0 & 1 & 1 & 0 & 1 & 1 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
1 & 0 & 1 & 0 & 0 & 0 & 1 & 0 & 1 & 0 & 0 & 0 & 1 & 0 & 1 & 1 & 0 & 1 \\
1 & 1 & 0 & 1 & 1 & 0 & 0 & 0 & 0 & 1 & 1 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
0 & 1 & 1 & 0 & 1 & 1 & 0 & 0 & 0 & 1 & 1 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
1 & 0 & 1 & 1 & 1 & 0 & 0 & 1 & 1 & 0 & 1 & 1 & 1 & 0 & 1 & 1 & 1 & 0 \\
0 & 0 & 0 & 0 & 1 & 1 & 0 & 1 & 1 & 0 & 0 & 0 & 1 & 1 & 0 & 1 & 1 & 0 \\
1 & 0 & 1 & 1 & 0 & 1 & 0 & 0 & 0 & 0 & 0 & 0 & 1 & 1 & 0 & 1 & 1 & 0
\end{array}\right]
$$

## 4 Minimizing linear components

Gate optimization of circuits for linear functions has been extensively studied. It has been shown that the problem of linear-circuit optimization is NP-hard [2]. That paper further shows that unless $\mathrm{P}=\mathrm{NP}$, this problem does not even have efficient $\epsilon$ approximation schemes. Thus, our goal in this research is restricted to improving on known heuristics. As far as we know, the most successful heuristics are variations on a greedy algorithm due to Paar [6].

A linear straight-line program over a field $F$ is a variation on a straight-line program which does not allow multiplication of variables. That is, every line of the program is of the form $u:=\lambda v+\mu w$ where $\lambda, \mu$ are in $F$ and $v, w$ are variables. Constructing a linear circuit for a given function $f$ is equivalent to constructing a linear straight-line program over GF (2) which computes $f$. (Note that over GF (2) $\lambda$ and $\mu$ are always one and thus are never written explicitly.)

A linear straight-line program over $\mathrm{GF}(2)$ is said to be cancellation-free if, for every line of the program $u:=v+w$, none of the variables in the expression for $v$ are also present in the expression for $w$, i.e., there is no cancellation of variables in the computation.

Previous work on circuit minimization for AES S-boxes (e.g. [5, 7, 3]) only consider cancellation-free straight-line programs for producing a set of linear forms over GF(2). Some authors appear to make the incorrect assumption that there always exists a cancellation-free optimal linear program over GF(2). A small counter-example showing this is not the case over $\mathrm{GF}(2)$ is the following:

$$
x_{1}+x_{2} ; \quad x_{1}+x_{2}+x_{3} ; \quad x_{1}+x_{2}+x_{3}+x_{4} ; \quad x_{2}+x_{3}+x_{4} .
$$

It is not hard to see that the optimum cancellation-free straight-line program has length 5. A solution of length 4 which allows cancellations is

$$
v_{1}=x_{1}+x_{2} \quad v_{2}=v_{1}+x_{3} \quad v_{3}=v_{2}+x_{4} \quad v_{4}=v_{3}+x_{1} .
$$

More generally, it was shown in [2] that any algorithm for computing linear programs, which only produces cancellation-free programs, is at most $\frac{3}{2}$-approximating. Thus, even optimal cancellation-free circuits can be far from optimal in the unrestricted model. The heuristic we present below is not restricted to producing cancellationfree circuits.

## A new heuristic

Let $S$ be a set of linear functions. For any linear predicate $f$, we define the distance $\delta(S, f)$ as the minimum number of additions of elements from $S$ necessary to obtain $f$.

The problem is to find a short linear program that computes $f(\mathbf{x})=M \mathbf{x}$ where $M$ is an $m \times n$ matrix over $\mathrm{GF}(2)$. The heuristic is as follows. We keep a "base" $S$ of "known" functions. Initially $S$ is just the set of variables $x_{1}, \ldots, x_{n}$. We maintain the vector Dist[] of distances from $S$ to the functions given by the rows of $M$. That is, $\operatorname{Dist}[i]=\delta\left(S, f_{i}\right)$ where $f_{i}$ is the $i^{\text {th }}$ row of $M$ multiplied by the input vector $\mathbf{x}$. Initially, Dist $[i]$ is just one less than the Hamming weight of row $i$. We then perform the following loop

- pick a new basis element by adding two existing basis elements;
- update Dist[];
until $\operatorname{Dist}[i]=0$ for all $i$.
The current criterion for picking the new basis element is
- pick one that minimizes the sum of new distances;
- resolve ties by maximizing the Euclidean norm of the vector of new distances.

The tie resolution criterion may seem counter-intuitive. The basic idea is that we prefer a distance vector like $0,0,3,1$ to one like $1,1,1,1$. In the latter case, we would need 4 more gates to finish. In the former, 3 might do it.

The bulk of the time of the heuristic is spent on picking the new basis element. Our experiments show that the following "pre-emptive" choice usually improves running time without increasing the size of the output circuit:

- if any two bases $S[i], S[j]$ are such that $S[i] \oplus S[j]$ is a row in $M$ then pick this sum as the new basis element.
The tie resolution criterion is a critical part of the heuristic. It does well on most matrices we have tried, but we have found specific matrices for which other decision rules do better. Intuitively, no one simple rule should work for all matrices. The effectiveness of the heuristic most likely depends on the topology of the digraph represented by the input matrix. We have not pursued this line of inquiry. We have, however tested our heuristic against standard methods. On random matrices, our heuristic gives significant improvements (see Appendix A).

The tie resolution step is also a good randomization point. If this step fails to resolve a tie between two choices, we can simply flip a coin. We can perform several runs of the algorithm and pick the best solution found.

The distance vector is computed by exhaustive search. The reason the heuristic is practical for moderate-size matrices is that the distance can only decrease. In fact, it can only decrease by 1 . So when a new base is being considered, if a distance is $d$, then only combinations of exactly $d-1$ old basis elements and the new basis element need to be considered.

## A small example using the heuristic

Suppose we need a circuit that computes the following system of equations.

$$
\begin{aligned}
y_{0} & =x_{0}+x_{1}+x_{2} \\
y_{1} & =x_{1}+x_{3}+x_{4} \\
y_{2} & =x_{0}+x_{2}+x_{3}+x_{4} \\
y_{3} & =x_{1}+x_{2}+x_{3} \\
y_{4} & =x_{0}+x_{1}+x_{3} \\
y_{5} & =x_{1}+x_{2}+x_{3}+x_{4}
\end{aligned}
$$

Equivalently, we need a circuit for multiplication by the following $6 \times 5$ matrix

$$
M=\left[\begin{array}{lllll}
1 & 1 & 1 & 0 & 0 \\
0 & 1 & 0 & 1 & 1 \\
1 & 0 & 1 & 1 & 1 \\
0 & 1 & 1 & 1 & 0 \\
1 & 1 & 0 & 1 & 0 \\
0 & 1 & 1 & 1 & 1
\end{array}\right]
$$

The target signals to be computed are simply the rows of $M$. The initial base is $\left\{x_{0}, x_{1}, x_{2}, x_{3}, x_{4}\right\}$, which corresponds to

$$
\begin{gathered}
S=\left\{\left[\begin{array}{ccccc}
1 & 0 & 0 & 0 & 0
\end{array}\right],\left[\begin{array}{lllll}
0 & 1 & 0 & 0 & 0
\end{array}\right],\left[\begin{array}{lllll}
0 & 0 & 1 & 0 & 0
\end{array}\right],\right. \\
\left.\left[\begin{array}{lllll}
0 & 0 & 0 & 1 & 0
\end{array}\right],\left[\begin{array}{lllll}
0 & 0 & 0 & 0 & 1
\end{array}\right]\right\}
\end{gathered}
$$

The initial distance vector is

$$
D=\left[\begin{array}{llllll}
2 & 2 & 3 & 2 & 2 & 3
\end{array}\right]
$$

The heuristic must find two basis vectors whose sum, when added to the basis, minimizes the sum of the new distances. It turns out the right choice is to calculate $x_{1}+x_{3}$. So the new basis $S$ is expanded to contain the signal

$$
\left[\begin{array}{lllll}
0 & 1 & 0 & 1 & 0
\end{array}\right]=\left[\begin{array}{lllll}
0 & 1 & 0 & 0 & 0
\end{array}\right]+\left[\begin{array}{lllll}
0 & 0 & 0 & 1 & 0
\end{array}\right]
$$

The new distance vector is

$$
D=\left[\begin{array}{llllll}
2 & 1 & 3 & 1 & 1 & 2
\end{array}\right]
$$

The full run of the program is below. The tie breaking criteria is used in Step 2. If one had chosen $x_{1}+x_{2}$ instead of $x_{0}+t_{5}$, the new distance vector would be $\left[\begin{array}{llllll}1 & 1 & 3 & 1 & 1 & 2\end{array}\right]$, which has norm 17, while the one found has norm 19. Note that there is cancellation in the last step.
Step 1: $t_{5}=x_{1}+x_{3}$. New D : $\left.\begin{array}{llllll}2 & 1 & 3 & 1 & 1 & 2\end{array}\right]$.

Step 2: $t_{6}=x_{0}+t_{5}\left(\right.$ found target signal $\left.y_{4}=\left[\begin{array}{llll}1 & 1 & 0 & 1\end{array}\right]\right)$ ). New D: $\left.\begin{array}{lllll}2 & 1 & 3 & 1 & 0\end{array}\right]$.
Step 3: $t_{7}=x_{2}+t_{5}\left(\right.$ found target signal $y_{3}=\left[\begin{array}{lllll}0 & 1 & 1 & 1 & 0\end{array}\right]$ ). New D: $\left.\begin{array}{llllll}2 & 1 & 3 & 0 & 0 & 1\end{array}\right]$.
Step $4: t_{8}=x_{4}+t_{5}\left(\right.$ found target signal $\left.y_{1}=\left[\begin{array}{lllll}0 & 1 & 0 & 1 & 1\end{array}\right]\right)$. New D: $\left.\begin{array}{llllll}2 & 0 & 3 & 0 & 0 & 1\end{array}\right]$.
Step 5: $t_{9}=x_{2}+t_{8}\left(\right.$ found target signal $y_{5}=\left[\begin{array}{lllll}0 & 1 & 1 & 1 & 1\end{array}\right]$ ). New D: $\left[\begin{array}{lllll}2 & 0 & 2 & 0 & 0\end{array}\right]$.
Step 6: $t_{10}=x_{0}+x_{1}$. New D : $\left.\begin{array}{lllll}1 & 0 & 1 & 0 & 0\end{array}\right]$.
Step 7: $t_{11}=x_{2}+t_{10}$ (found target signal $y_{0}=\left[\begin{array}{llll}1 & 1 & 1 & 0\end{array}\right]$ ). New D : $\left[\begin{array}{lllll}0 & 0 & 1 & 0 & 0\end{array}\right]$.
Step 8: $t_{12}=t_{8}+t_{11}$ (found target signal $y_{2}=\left[\begin{array}{lllll}1 & 0 & 1 & 1 & 1\end{array}\right]$ ). New $\mathrm{D}:\left[\begin{array}{lllll}0 & 0 & 0 & 0 & 0\end{array}\right]$. (DONE!)

As mentioned earlier, when choosing a base pair to create a new base, the heuristics we used computed for each possible pair, the sum of the new distances to the targets and chose the pair giving the minimum. When there was more than one, a tiebreaking rule was used. We have also tried other tie-breaking rules, but rules which involve trying to maximize the Euclidean norm appear to do best. In Appendix A we present some of our results comparing tie-breakers based partially on maximizing the Euclidean norm. One of these tie-breakers also involved minimizing the largest distance, since this largest distance is a lower bound on the number of extra gates still needed. Another tie-breaker involved minimizing the difference between the two largest distances, since if one distance is much larger than another, there is a limit to how many gates can be shared in computing those two targets. In both cases, we used as the tie-breaking rule, to maximize the square of the Euclidean norm minus the value which we are trying to minimize. There are clearly other possibilities. Among these is using that Euclidean norm, instead of its square in the objective functions where the largest distance, for example, is subtracted. This appears to give poorer results.

## 5 A circuit for the S-box of AES

Our techniques yield a circuit for the AES S-box composed of three parts: a "top" linear transformation; a middle non-linear part; and a "bottom" linear transformation. The linear transformations are defined by the matrices U and B of section 3 .

For matrix $U$, the smallest circuits we found had $23 \oplus$ gates. Among the many such circuits, the shortest ones have depth 7 . It is worthwhile to note that if $24 \oplus$ gates are allowed, circuits with depth 4 exist for $U$. Figure 2 shows a circuit of size 23 and depth 7 . The circuit maps inputs $x_{0} \ldots x_{7}$ to outputs $x_{7}, y_{1} \ldots y_{21}$.

Figure 3 shows the non-linear middle part of the S -box circuit. It is a function from 22 to 18 bits. The circuit contains $32 \wedge$ gates and $32 \oplus$ gates. It maps inputs $x_{7}, y_{1} \ldots y_{21}$ to outputs $z_{0} \ldots z_{17}$.

For matrix $B$, the randomized version of our heuristic yields many circuits with $30 \oplus$ gates. The heuristic is fast enough that we are able to pick a circuit which is both small and short. Figure 4 shows a circuit of depth 6 . The circuit maps inputs $z_{0} \ldots z_{17}$ to outputs $s_{0} \ldots s_{7}$.

| $y_{14}=x_{3}+x_{5}$ | $y_{13}=x_{0}+x_{6}$ | $y_{9}=x_{0}+x_{3}$ |  |
| :--- | :--- | :--- | :--- |
| $y_{8}=x_{0}+x_{5}$ | $t_{0}=x_{1}+x_{2}$ | $y_{1}=t_{0}+x_{7}$ |  |
| $y_{4}=y_{1}+x_{3}$ | $y_{12}=y_{13}+y_{14}$ | $y_{2}=y_{1}+x_{0}$ |  |
| $y_{5}=y_{1}+x_{6}$ | $y_{3}=y_{5}+y_{8}$ | $t_{1}=x_{4}+y_{12}$ |  |
| $y_{15}=t_{1}+x_{5}$ | $y_{20}=t_{1}+x_{1}$ | $y_{6}=y_{15}+x_{7}$ |  |
| $y_{10}=y_{15}+t_{0}$ | $y_{11}=y_{20}+y_{9}$ | $y_{7}=x_{7}+y_{11}$ |  |
| $y_{17}=y_{10}+y_{11}$ | $y_{19}=y_{10}+y_{8}$ | $y_{16}=t_{0}+y_{11}$ |  |
| $y_{21}=y_{13}+y_{16}$ | $y_{18}=x_{0}+y_{16}$ |  |  |

Figure 2: Top linear transformation: Inputs are $x_{0}, x_{1}, \ldots, x_{7}$. Outputs to the next level are $x_{7}, y_{1}, y_{2}, \ldots, y_{21}$.

| $t_{2}=y_{12} \times y_{15}$ | $t_{3}=y_{3} \times y_{6}$ | $t_{4}=t_{3}+t_{2}$ |
| :---: | :---: | :---: |
| $t_{5}=y_{4} \times x_{7}$ | $t_{6}=t_{5}+t_{2}$ | $t_{7}=y_{13} \times y_{16}$ |
| $t_{8}=y_{5} \times y_{1}$ | $t_{9}=t_{8}+t_{7}$ | $t_{10}=y_{2} \times y_{7}$ |
| $t_{11}=t_{10}+t_{7}$ | $t_{12}=y_{9} \times y_{11}$ | $t_{13}=y_{14} \times y_{17}$ |
| $t_{14}=t_{13}+t_{12}$ | $t_{15}=y_{8} \times y_{10}$ | $t_{16}=t_{15}+t_{12}$ |
| $t_{17}=t_{4}+t_{14}$ | $t_{18}=t_{6}+t_{16}$ | $t_{19}=t_{9}+t_{14}$ |
| $t_{20}=t_{11}+t_{16}$ | $t_{21}=t_{17}+y_{20}$ | $t_{22}=t_{18}+y_{19}$ |
| $t_{23}=t_{19}+y_{21}$ | $t_{24}=t_{20}+y_{18}$ |  |
| $t_{25}=t_{21}+t_{22}$ | $t_{26}=t_{21} \times t_{23}$ | $t_{27}=t_{24}+t_{26}$ |
| $t_{28}=t_{25} \times t_{27}$ | $t_{29}=t_{28}+t_{22}$ | $t_{30}=t_{23}+t_{24}$ |
| $t_{31}=t_{22}+t_{26}$ | $t_{32}=t_{31} \times t_{30}$ | $t_{33}=t_{32}+t_{24}$ |
| $t_{34}=t_{23}+t_{33}$ | $t_{35}=t_{27}+t_{33}$ | $t_{36}=t_{24} \times t_{35}$ |
| $t_{37}=t_{36}+t_{34}$ | $t_{38}=t_{27}+t_{36}$ | $t_{39}=t_{29} \times t_{38}$ |
| $t_{40}=t_{25}+t_{39}$ |  |  |
| $t_{41}=t_{40}+t_{37}$ | $t_{42}=t_{29}+t_{33}$ | $t_{43}=t_{29}+t_{40}$ |
| $t_{44}=t_{33}+t_{37}$ | $t_{45}=t_{42}+t_{41}$ | $z_{0}=t_{44} \times y_{15}$ |
| $z_{1}=t_{37} \times y_{6}$ | $z_{2}=t_{33} \times x_{7}$ | $z_{3}=t_{43} \times y_{16}$ |
| $z_{4}=t_{40} \times y_{1}$ | $z_{5}=t_{29} \times y_{7}$ | $z_{6}=t_{42} \times y_{11}$ |
| $z_{7}=t_{45} \times y_{17}$ | $z_{8}=t_{41} \times y_{10}$ | $z_{9}=t_{44} \times y_{12}$ |
| $z_{10}=t_{37} \times y_{3}$ | $z_{11}=t_{33} \times y_{4}$ | $z_{12}=t_{43} \times y_{13}$ |
| $z_{13}=t_{40} \times y_{5}$ | $z_{14}=t_{29} \times y_{2}$ | $z_{15}=t_{42} \times y_{9}$ |
| $z_{16}=t_{45} \times y_{14}$ | $z_{17}=t_{41} \times y_{8}$ |  |

Figure 3: The middle non-linear section: Inputs are $x_{7}, y_{1}, y_{2}, \ldots, y_{21}$. Outputs to the next level are $z_{0}, z_{1}, \ldots, z_{17}$. Note that the computation of $t_{25}$ through $t_{40}$ is the inversion in $G F\left(2^{4}\right)$.

| $t_{46}$ | $=z_{15}+z_{16}$ | $t_{47}=z_{10}+z_{11}$ | $t_{48}=z_{5}+z_{13}$ |
| :--- | :--- | :--- | :--- |
| $t_{49}=z_{9}+z_{10}$ | $t_{50}=z_{2}+z_{12}$ | $t_{51}=z_{2}+z_{5}$ |  |
| $t_{52}=z_{7}+z_{8}$ | $t_{53}=z_{0}+z_{3}$ | $t_{54}=z_{6}+z_{7}$ |  |
| $t_{55}=z_{16}+z_{17}$ | $t_{56}=z_{12}+t_{48}$ | $t_{57}=t_{50}+t_{53}$ |  |
| $t_{58}=z_{4}+t_{46}$ | $t_{59}=z_{3}+t_{54}$ | $t_{60}=t_{46}+t_{57}$ |  |
| $t_{61}=z_{14}+t_{57}$ | $t_{62}=t_{52}+t_{58}$ | $t_{63}=t_{49}+t_{58}$ |  |
| $t_{64}=z_{4}+t_{59}$ | $t_{65}=t_{61}+t_{62}$ | $t_{66}=z_{1}+t_{63}$ |  |
| $s_{0}=t_{59}+t_{63}$ | $s_{6}=t_{56}$ XNOR $t_{62}$ | $s_{7}=t_{48} \mathrm{XNOR} t_{60}$ |  |
| $t_{6} 7=t_{64}+t_{65}$ | $s_{3}=t_{53}+t_{66}$ | $s_{4}=t_{51}+t_{66}$ |  |
| $s_{5}=t_{47}+t_{65}$ | $s_{1}=t_{64}$ XNOR $s_{3}$ | $s_{2}=t_{55} \mathrm{XNOR} t_{67}$ |  |

Figure 4: Bottom linear transformation: Inputs are $z_{0}, z_{1}, \ldots, z_{17}$. Outputs are $s_{0}, s_{1}, \ldots, s_{7}$.

## References

[1] J. Boyar and R. Peralta. Tight bounds for the multiplicative complexity of symmetric functions. Theoretical Computer Science, 396(1-3):223-246, 2008.
[2] Joan Boyar, Philip Matthews, and René Peralta. On the shortest linear straightline program for computing linear forms. In MFCS, pages 168-179, 2008.
[3] D. Canright. A very compact Rijndael S-box. Technical Report NPS-MA-05-001, Naval Postgraduate School, 2005.
[4] T. Itoh and S. Tsujii. A fast algorithm for computing multiplicative inverses in $G F\left(2^{m}\right)$ using normal bases. Inf. Comput., 78(3):171-177, 1988.
[5] C. Paar. Some remarks on efficient inversion in finite fields, 1995. In 1995 IEEE International Symposium on Information Theory, page 58, Whistler, B.C. Canada.
[6] C. Paar. Optimized arithmetic for Reed-Solomon encoders. In IEEE International Symposium on Information Theory, page 250, 1997.
[7] A. Satoh, S. Morioka, K. Takano, and S. Munetoh. A compact Rijndael hardware architecture with S-Box optimization. In Advances in Cryptology - Proceedings of ASIACRYPT 01, volume 2248 of Lecture Notes in Computer Science, pages 239-254. Springer-Verlag, 2001.

## Appendix A: Experimental results for the linear circuit optimization heuristic

In order to compare the effects of using different tie-breakers, we created random matrices defining which sets of linear forms should be computed by the circuits produced. Each row of the matrix corresponds to a linear form in the natural way. We generated random matrices as follows

- we first chose a size (for example, $10 \times 20$ matrices, which represent 10 linear forms on 20 distinct variables);
- we then picked a bias $\rho$ between 0 and 1 ;
- for each entry of the matrix, we set the bit to 1 with probability $\rho$ and to 0 with probability $1-\rho$. Thus $\rho$ is the expected fraction of variables that appears in each linear form. The "srand()" pseudorandom number generator in C++ (using the $\mathrm{g}++$ compiler) was used to choose bits with the given probability.
- Matrices with rows which are all zeros (representing the form 0) were discarded, as were duplicate rows (producing the same form twice).

We compared the different heuristics on one hundred $15 \times 15$ matrices, with each of the biases $1 / 4,1 / 2,3 / 4$, and $9 / 10$, on ten $20 \times 20$ matrices with bias $3 / 4$, on twenty $20 \times 10$ matrices with bias $3 / 4$, on twenty $10 \times 20$ matrices with bias $3 / 4$. The experience with $15 \times 15$ matrices showed that the heuristics were all slower when the bias was larger. This was expected, since the initial "distances" (number of operations on the basis vectors to obtain the target vectors) were then larger on average when there were more ones in the matrices. Note that the heuristics were slower for bias $9 / 10$ than for bias $3 / 4$, even though fewer gates were used in the resulting circuits. For the first three heuristics, all one hundred $15 \times 15$ matrices were processed within a few minutes for small biases and within half an hour for the larger biases. In contrast, the ten $20 \times 20$ matrices took several hours, though less than a day to complete. The running times on $20 \times 10$ matrices was closer to that of the $15 \times 15$ matrices, while the running times on $10 \times 20$ matrices was closer to that of the $20 \times 20$ matrices, despite the fact that the total number of ones in these matrices was similar. This again reflects the fact that the average (or possibly maximum) initial "distances" determine the running time.

The tie-breakers we compared were the following:

- Norm: maximizing the Euclidean norm
- Norm-largest: maximizing the square of the Euclidean norm minus the largest distance
- Norm-diff: maximizing the square of the Euclidean norm minus the difference of the largest two distances
- Random: If there is a tie with respect to sum of distances then flip an unbiased coin. If heads then keep current choice. If tails then apply the Euclidean norm criterion for tie-breaking. This heuristic may end up choosing a pair with nonmaximum Euclidean norm. On the other hand, it allows substitution of one optimum (by sum-of-distances and Euclidean norm) pair by another found later in the search.

In all cases, except the "Random" one, when there were still ties after applying the "tie-breaker", the first pair, with both the minimum sum of distances and the optimal value for the tie-breaker, was chosen. This was the basis pair with lexicographical minimum indices $(i, j)$. The exception to this is when there is a target with distance 1 , meaning that using one extra gate will produce a target. Since it can never be wrong to use such a gate, a check is made for this case, by scanning the distances and choosing the first with distance 1 when such exists. This check is efficient, and when there is a target of distance one, it saves lengthy computations of new distances for each possible pair of bases. Note that this optimization gives a different ordering from what is shown in the example in Section 4 (though one still gets a circuit with eight gates).

Randomized tie-breaking allows running the heuristic several times and picking the best result. In our tests we ran the heuristic with "Random" tie-breaking three times.

We also compared these heuristics to Paar's heuristic [6] on the same matrices. Paar's heuristic is significantly faster than our heuristic, but it produces only cancellation-free circuits. Its performance, relative to the heuristics proposed here, decreases as the bias increases, using more than $30 \%$ extra gates when the bias is $3 / 4$ and $40 \%$ extra when the bias is $9 / 10$.

Among the biases tried, the number of gates in the circuits found by our heuristics is largest with bias $3 / 4$. It is not a strictly increasing function of the bias, since when nearly all of the variables are used in nearly all of the forms, the outputs from many of the gates can be reused for many targets.

All of the heuristics do fairly similarly, with Random apparently doing slightly better, presumably because it tries three different circuits and uses the best. It also runs for about three times as long as the others.

In the table below, the column headings specify the matrix size, the bias, and the number of matrices of that size and bias tested.

For each tie-breaker rule and Paar's heuristic, for each matrix size and bias, the total number of gates used (the sum over all the matrices having those characteristics) and the number of matrices where that heuristic did not obtain the minimum value of all of the heuristics is given. Note that this means the Paar heuristic was beaten by at least one of the other heuristics on all matrices except for 16 of the 100 with bias $1 / 4$. In fact, for the tests with bias larger than $1 / 4$, Paar's heuristic did worse than any of the other heuristic on every one of the matrices; usually the values obtained for the newer heuristics were similar, with Random possibly being marginally better, but with the value for Paar's heuristic being significantly larger.

The last row shows the sums of the values which are the minimum of those calculated by the different heuristics for each matrix. This shows that for each of the tie-breakers, there are cases where it gets a better result than the others.

|  | $15 \times 15(100)$ Bias $=\frac{1}{4}$ |  | $15 \times 15(100)$ Bias $=\frac{1}{2}$ |  |
| :---: | :---: | :---: | :---: | :---: |
| Heuristic | Total | Not min | Total | Not min |
| Norm | 2965 | 16 | 4421 | 48 |
| Norm-largest | 2963 | 14 | 4423 | 49 |
| Norm-diff | 2965 | 15 | 4428 | 51 |
| Random | 2965 | 10 | 4428 | 23 |
| Paar | 3107 | 83 | 5170 | 100 |
| Minimum | 2948 | 0 | 4350 | 0 |


|  | $15 \times 15(100)$ Bias $=\frac{3}{4}$ |  | $15 \times 15(100)$ Bias $\frac{9}{10}$ |  |
| :---: | :---: | :---: | :---: | :---: |
| Heuristic | Total | Not min | Total | Not min |
| Norm | 4082 | 47 | 3028 | 31 |
| Norm-largest | 4082 | 46 | 3028 | 31 |
| Norm-diff | 4082 | 46 | 3029 | 32 |
| Random | 4082 | 23 | 3029 | 14 |
| Paar | 5327 | 100 | 4311 | 100 |
| Minimum | 4011 | 0 | 2986 | 0 |


|  | $20 \times 20(10)$ Bias $=\frac{3}{4}$ |  | $20 \times 10(20)$ Bias $=\frac{3}{4}$ |  | $10 \times 20(20)$ Bias $=\frac{3}{4}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Heuristic | Total | Not min | Total | Not min | Total | Not min |
| Norm | 684 | 7 | 618 | 6 | 839 | 6 |
| Norm-largest | 684 | 7 | 617 | 5 | 848 | 10 |
| Norm-diff | 684 | 7 | 617 | 5 | 850 | 10 |
| Random | 676 | 3 | 612 | 1 | 840 | 5 |
| Paar | 926 | 10 | 864 | 20 | 995 | 20 |
| Minimum | 673 | 0 | 611 | 0 | 832 | 0 |


[^0]:    *Department of Mathematics and Computer Science, University of Southern Denmark. Partially supported by the Danish Natural Science Research Council (SNF). Some of this work was done while visiting the University of California, Irvine.
    ${ }^{\dagger}$ Information Technology Laboratory, National Institute of Standards and Technology.

[^1]:    ${ }^{1}$ See the first round candidates at:
    http://csrc.nist.gov/groups/ST/hash/sha-3/Round1/submissions_rnd1.html
    ${ }^{2}$ We have been told that Intel has a new small implementation, but the details have not been made available.

[^2]:    ${ }^{3} \mathrm{~A}$ circuit for finite field inversion must have some output for the non-invertible zero element. In the following constructions we follow the AES convention that the output on input zero is zero.

[^3]:    ${ }^{4}$ This step is non-trivial for arbitrary functions. The heuristic we used is inspired by methods from automatic theorem proving. We omit its description here due to space constraints.

